Here is a list of all variables with links to the files they belong to:
- d -
- DA2_AdditionalMenuCommands : da_basic_ops.c
- DA3_AdditionalMenuCommands : da_basic_ops.c
- DA_CF1OpMenuCmds : da_basic_ops.c
- da_gen5_cf1_reg_chan_raw : naibrd_da.c
- da_gen5_cf1_reg_data : naibrd_da.c
- da_gen5_cf1_reg_voltage_polarity_and_range : naibrd_da.c
- da_gen5_da1_reg_chan_raw : naibrd_da.c
- da_gen5_da1_reg_raw : naibrd_da.c
- da_gen5_da1_reg_status : naibrd_da.c
- da_gen5_da2_reg_chan_raw : naibrd_da.c
- da_gen5_da2_reg_raw : naibrd_da.c
- da_gen5_da2_reg_status : naibrd_da.c
- da_gen5_da3_reg_chan_raw : naibrd_da.c
- da_gen5_da3_reg_raw : naibrd_da.c
- da_gen5_da3_reg_status : naibrd_da.c
- da_gen5_da4_reg_status : naibrd_da.c
- da_gen5_da5_reg_chan_raw : naibrd_da.c
- da_gen5_da5_reg_raw : naibrd_da.c
- da_gen5_da5_reg_status : naibrd_da.c
- da_gen5_ms1_reg_current : naibrd_da.c
- da_gen5_ms1_reg_data : naibrd_da.c
- da_gen5_ms1_reg_floating_point : naibrd_da.c
- da_gen5_ms1_reg_polarity_and_range : naibrd_da.c
- da_gen5_ms1_reg_wrap : naibrd_da.c
- da_gen5_ms2_reg_control_loop : naibrd_da.c
- da_gen5_ms2_reg_current_limit : naibrd_da.c
- da_gen5_ms2_reg_current_polarity_and_range : naibrd_da.c
- da_gen5_ms2_reg_data : naibrd_da.c
- da_gen5_ms2_reg_drive_temp : naibrd_da.c
- da_gen5_ms2_reg_floating_point : naibrd_da.c
- da_gen5_ms2_reg_internal_voltage : naibrd_da.c
- da_gen5_ms2_reg_max_ext_supply_voltage : naibrd_da.c
- da_gen5_ms2_reg_min_ext_supply_voltage : naibrd_da.c
- da_gen5_ms2_reg_power_current : naibrd_da.c
- da_gen5_ms2_reg_power_voltage : naibrd_da.c
- da_gen5_ms2_reg_ram_control : naibrd_da.c
- da_gen5_ms2_reg_ram_end_address : naibrd_da.c
- da_gen5_ms2_reg_ram_end_address_reg : naibrd_da.c
- da_gen5_ms2_reg_ram_number_of_cycles : naibrd_da.c
- da_gen5_ms2_reg_ram_start_address : naibrd_da.c
- da_gen5_ms2_reg_ram_start_address_reg : naibrd_da.c
- da_gen5_ms2_reg_voltage_polarity_and_range : naibrd_da.c
- da_gen5_ms2_reg_wrap_current : naibrd_da.c
- da_gen5_ms2_reg_wrap_voltage : naibrd_da.c
- da_gen5_reg_edge_level_int : naibrd_da.c
- da_gen5_reg_int_enable : naibrd_da.c
- da_gen5_reg_int_vector_steering : naibrd_da.c
- DA_ModulePowerResetMenuCmds : da_basic_ops.c
- DA_StandardOpMenuCmds : da_basic_ops.c
- DA_SummaryMenuCmds : da_summary.c
- DA_WatchdogOpMenuCmds : da_basic_ops.c
- DATA_BLOCK_ID_BCST : m1553_rt_recv.c, m1553_rt_recv_fifo.c
- DATA_BLOCK_ID_RX : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DATA_BLOCK_ID_TX1 : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DATA_BLOCK_ID_TX2 : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DEF_AD_CARD_INDEX : ad_summary.c
- DEF_AD_CHANNEL : ad_summary.c
- DEF_AD_MODULE : ad_summary.c
- DEF_CD_CHANNEL : cd_basic_ops.c
- DEF_CHANNEL : m1760_eeprom_copy.c
- DEF_CONFIG_FILE : m1553_bc_interrupt_fifo.c, m1553_bc_run_sched.c, m1553_bc_run_sched_fifo.c, m1553_bc_send_msg.c, m1553_bc_send_msg_async.c, m1553_bc_send_msg_fifo.c, m1553_ext_loopback_fifo.c, m1553_mt_monitor.c, m1553_mt_monitor_fifo.c, m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, ad_summary.c, ar_can_basic_ops.c, board_access.c, board_temps.c, can_basic_ops.c, can_recv.c, can_xmit.c, cd_basic_ops.c, cd_manual_and_auto_burn.c, da_basic_ops.c, da_summary.c, dt_basic_interrupt.c, dt_basic_ops.c, dt_measure.c, dt_pattern_gen.c, dt_pwm.c, dt_summary.c, LL2_basic_ops.c, lvdt_basic_ops.c, lvdt_summary.c, pb_basic_ops.c, ref_basic_ops.c, ref_summary.c, ser_basic_interrupt.c, sg_summary.c, tc_summary.c, ttl_basic_interrupt.c, ttl_basic_ops.c, ttl_measure.c, ttl_pattern_gen.c, ttl_pwm.c, ttl_summary.c
- DEF_DA_CARD_INDEX : da_summary.c
- DEF_DA_CHANNEL : da_basic_ops.c, da_summary.c
- DEF_DA_MODULE : da_summary.c
- DEF_DEV_NUM : m1760_eeprom_copy.c
- DEF_DIF_CARD_INDEX : dif_basic_ops.c, dif_measure.c, dif_pattern_generator.c, dif_pwm.c
- DEF_DIF_CHANNEL : dif_basic_ops.c, dif_measure.c, dif_pattern_generator.c, dif_pwm.c
- DEF_DIF_MODULE : dif_basic_ops.c, dif_measure.c, dif_pattern_generator.c, dif_pwm.c
- DEF_DT_CARD_INDEX : dt_basic_interrupt.c, dt_basic_ops.c, dt_measure.c, dt_pattern_gen.c, dt_pwm.c, dt_summary.c
- DEF_DT_CHANNEL : dt_basic_interrupt.c, dt_basic_ops.c, dt_measure.c, dt_pattern_gen.c, dt_pwm.c, dt_summary.c
- DEF_DT_KA_CHANNEL : dt_basic_ops.c, dt_measure.c, dt_pattern_gen.c, dt_pwm.c
- DEF_DT_MODULE : dt_basic_interrupt.c, dt_basic_ops.c, dt_measure.c, dt_pattern_gen.c, dt_pwm.c, dt_summary.c
- DEF_FG_CHANNEL : fg_basic_ops.c
- DEF_LVDT_CARD_INDEX : lvdt_summary.c
- DEF_LVDT_CHANNEL : lvdt_summary.c
- DEF_LVDT_MODULE : lvdt_summary.c
- DEF_MT_CHANNEL : m1553_mt_monitor.c, m1553_mt_monitor_fifo.c
- DEF_MT_DEV_NUM : m1553_mt_monitor.c, m1553_mt_monitor_fifo.c
- DEF_PT_CHANNEL : pt_basic_ops.c
- DEF_REF_CARD_INDEX : ref_summary.c
- DEF_REF_CHANNEL : ref_summary.c
- DEF_REF_MODULE : ref_summary.c
- DEF_RLY_CHANNEL : rly_basic_ops.c
- DEF_RT_ADDRESS : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DEF_RT_CARD_INDEX : m1553_rt_status_bits.c
- DEF_RT_CHANNEL : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DEF_RT_DEV_NUM : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DEF_RT_MODULE : m1553_rt_status_bits.c
- DEF_RT_RX_BUF_TYPE : m1553_rt_interrupt.c, m1553_rt_status_bits.c
- DEF_RT_SUBADDR : m1553_rt_interrupt.c, m1553_rt_recv.c, m1553_rt_recv_fifo.c, m1553_rt_status_bits.c
- DEF_RTD_CHANNEL : rtd_basic_ops.c
- DEF_SER_CARD_INDEX : ser_basic_interrupt.c
- DEF_SER_CHANNEL : ser_basic_interrupt.c
- DEF_SER_MODULE : ser_basic_interrupt.c
- DEF_SG_CARD_INDEX : sg_basic_ops.c, sg_summary.c
- DEF_SG_CHANNEL : sg_basic_ops.c, sg_summary.c
- DEF_SG_MODULE : sg_basic_ops.c, sg_summary.c
- DEF_TC_CARD_INDEX : tc_summary.c
- DEF_TC_CHANNEL : tc_summary.c
- DEF_TC_MODULE : tc_summary.c
- DEF_TTL_CARD_INDEX : ttl_basic_interrupt.c, ttl_basic_ops.c, ttl_measure.c, ttl_pattern_gen.c, ttl_pwm.c, ttl_summary.c
- DEF_TTL_CHANNEL : ttl_basic_interrupt.c, ttl_basic_ops.c, ttl_measure.c, ttl_pattern_gen.c, ttl_pwm.c, ttl_summary.c
- DEF_TTL_MODULE : ttl_basic_interrupt.c, ttl_basic_ops.c, ttl_measure.c, ttl_pattern_gen.c, ttl_pwm.c, ttl_summary.c
- DEF_WRITE_ZEROS : m1760_eeprom_copy.c
- deviceNumber : m1553_rt_interrupt.c
- devices : naibrd_1553.c
- df2_gen5_reg_chan_raw : naibrd_dif.c
- DIF_BasicOpMenuCmds : dif_basic_ops.c
- DIF_FIFO_MenuCmds : dif_measure.c
- DIF_GEN3_DebounceLSBRegAddr : naibrd_dif.c
- dif_gen3_debounceLSBtime : naibrd_dif.c
- DIF_GEN3_DebounceTimeRegAddr : naibrd_dif.c
- DIF_GEN3_InputTerminationRegAddr : naibrd_dif.c
- DIF_GEN3_IntEnableRegAddr : naibrd_dif.c
- DIF_GEN3_IntVectorRegAddr : naibrd_dif.c
- DIF_GEN3_IOFormatRegAddr : naibrd_dif.c
- DIF_GEN3_OutputStateRegAddr : naibrd_dif.c
- DIF_GEN3_reg_channel_raw : naibrd_dif.c
- DIF_GEN3_reg_module_raw : naibrd_dif.c
- DIF_GEN3_SlewRateRegAddr : naibrd_dif.c
- DIF_GEN3_StatusRegAddr : naibrd_dif.c
- DIF_GEN5_CountDataRegAddr : naibrd_dif.c
- DIF_GEN5_CountDataResetRegAddr : naibrd_dif.c
- DIF_GEN5_DebounceTimeRegAddr : naibrd_dif.c
- DIF_GEN5_EnhancedModeMappedVal : naibrd_dif.c
- DIF_GEN5_EnhancedModeSelectAddr : naibrd_dif.c
- DIF_GEN5_FIFO_CountRegAddr : naibrd_dif.c
- DIF_GEN5_FIFO_DataRegAddr : naibrd_dif.c
- DIF_GEN5_FIFO_ResetRegAddr : naibrd_dif.c
- DIF_GEN5_FIFO_StatusRegAddr : naibrd_dif.c
- DIF_GEN5_InputTerminationRegAddr : naibrd_dif.c
- DIF_GEN5_IntEnableRegAddr : naibrd_dif.c
- DIF_GEN5_InterruptNum : naibrd_dif.c
- DIF_GEN5_IntTypeRegAddr : naibrd_dif.c
- DIF_GEN5_IOFormatRegAddr : naibrd_dif.c
- DIF_GEN5_OutputStateRegAddr : naibrd_dif.c
- DIF_GEN5_PWM_BurstCountRegAddr : naibrd_dif.c
- DIF_GEN5_PWM_PeriodRegAddr : naibrd_dif.c
- DIF_GEN5_PWM_PulseWidthRegAddr : naibrd_dif.c
- DIF_GEN5_PWMPolarityRegAddr : naibrd_dif.c
- DIF_GEN5_reg_channel_raw : naibrd_dif.c
- DIF_GEN5_reg_module_raw : naibrd_dif.c
- DIF_GEN5_Reg_Reset_Overcurrent : naibrd_dif.c
- DIF_GEN5_SlewRateRegAddr : naibrd_dif.c
- DIF_GEN5_StatusRegAddr : naibrd_dif.c
- DIF_GEN5_TimebaseIntervalRegAddr : naibrd_dif.c
- DIF_LP1_InterruptNum : naibrd_dif.c
- DIF_PatternGen_MenuCmds : dif_pattern_generator.c
- DIF_PWM_MenuCmds : dif_pwm.c
- DisplayAsHex : lvdt_basic_ops.c, sd_basic_ops.c
- displayHex : dl_basic_ops.c
- DL_BasicOpsMenuCmds : dl_basic_ops.c
- DL_FloatingPointMenuCmds : dl_basic_ops.c
- dl_gen5_interrupt_num : naibrd_dl.c
- DL_IntEnableRegAddr : naibrd_dl.c
- DL_InterruptModeRegAddr : naibrd_dl.c
- dl_reg_gen5_bit_int_edge_level : naibrd_dl.c
- dl_reg_gen5_bit_int_enable : naibrd_dl.c
- dl_reg_gen5_bit_latched_status : naibrd_dl.c
- dl_reg_gen5_bit_realtime_status : naibrd_dl.c
- dl_reg_gen5_chan_status_enable : naibrd_dl.c
- dl_reg_gen5_current_threshold_a : naibrd_dl.c
- dl_reg_gen5_current_threshold_b : naibrd_dl.c
- dl_reg_gen5_d2test_verify : naibrd_dl.c
- dl_reg_gen5_floating_point_position_a_offset : naibrd_dl.c
- dl_reg_gen5_floating_point_position_a_scale : naibrd_dl.c
- dl_reg_gen5_floating_point_position_b_offset : naibrd_dl.c
- dl_reg_gen5_floating_point_position_b_scale : naibrd_dl.c
- dl_reg_gen5_measured_current_a : naibrd_dl.c
- dl_reg_gen5_measured_current_b : naibrd_dl.c
- dl_reg_gen5_measured_frequency : naibrd_dl.c
- dl_reg_gen5_measured_position_a : naibrd_dl.c
- dl_reg_gen5_measured_position_b : naibrd_dl.c
- dl_reg_gen5_measured_ref_voltage : naibrd_dl.c
- dl_reg_gen5_measured_sig_voltage_a : naibrd_dl.c
- dl_reg_gen5_measured_sig_voltage_b : naibrd_dl.c
- dl_reg_gen5_measured_velocity_a : naibrd_dl.c
- dl_reg_gen5_measured_velocity_b : naibrd_dl.c
- dl_reg_gen5_phase_offset : naibrd_dl.c
- dl_reg_gen5_position_a : naibrd_dl.c
- dl_reg_gen5_position_b : naibrd_dl.c
- dl_reg_gen5_power_enable : naibrd_dl.c
- dl_reg_gen5_ratio_fixed_mode : naibrd_dl.c
- dl_reg_gen5_ref_loss_threshold : naibrd_dl.c
- dl_reg_gen5_ref_voltage_in : naibrd_dl.c
- dl_reg_gen5_sig_loss_int_edge_level : naibrd_dl.c
- dl_reg_gen5_sig_loss_int_enable : naibrd_dl.c
- dl_reg_gen5_sig_loss_latched_status : naibrd_dl.c
- dl_reg_gen5_sig_loss_realtime_status : naibrd_dl.c
- dl_reg_gen5_sig_loss_threshold_a : naibrd_dl.c
- dl_reg_gen5_sig_loss_threshold_b : naibrd_dl.c
- dl_reg_gen5_sig_voltage_in : naibrd_dl.c
- dl_reg_gen5_status : naibrd_dl.c
- dl_reg_gen5_test_enable : naibrd_dl.c
- dl_reg_gen5_wire_mode : naibrd_dl.c
- ds_bit_test_enable : naibrd_ds.c
- DS_BitTestMenu_Limits : ds_basic_ops.c
- ds_channel_status_enable : naibrd_ds.c
- ds_currentThreshold : naibrd_ds.c
- DS_DemoBITTest : ds_basic_ops.c
- DS_DemoFuncMenuCmds : ds_basic_ops.c
- DS_DemoMultiSpeed : ds_basic_ops.c
- DS_DemoRotation : ds_basic_ops.c
- DS_DemoSetAngle : ds_basic_ops.c
- DS_DISABLE : ds_basic_ops.c
- DS_ENABLE : ds_basic_ops.c
- ds_expectedReference : naibrd_ds.c
- DS_FIXED : ds_basic_ops.c
- ds_gen5_interrupt_num : naibrd_ds.c
- DS_IntEnableRegAddr : naibrd_ds.c
- DS_InterruptModeRegAddr : naibrd_ds.c
- ds_measuredCurrent : naibrd_ds.c
- ds_measuredFrequency : naibrd_ds.c
- ds_measuredReference : naibrd_ds.c
- ds_measuredSignalVoltage : naibrd_ds.c
- ds_measuredVelocity : naibrd_ds.c
- DS_MultiSpeedMenu_Limits : ds_basic_ops.c
- DS_NOT_DEFINED : ds_basic_ops.c
- ds_power_enable : naibrd_ds.c
- DS_RATIO : ds_basic_ops.c
- ds_ratioFixedMode : naibrd_ds.c
- ds_raw_module_value : naibrd_ds.c
- ds_rawChannelData : naibrd_ds.c
- ds_referenceLossThreshold : naibrd_ds.c
- DS_ROTATION_CONTINUOUS : ds_basic_ops.c
- DS_ROTATION_SRC_EXT : ds_basic_ops.c
- DS_ROTATION_SRC_INT : ds_basic_ops.c
- DS_ROTATION_START_STOP : ds_basic_ops.c
- DS_ROTATION_STATUS_NOT_ROTATING : ds_basic_ops.c
- DS_ROTATION_STATUS_ROTATING : ds_basic_ops.c
- DS_RotationMenu_Limits : ds_basic_ops.c
- ds_rotationMode : naibrd_ds.c
- ds_rotationRate : naibrd_ds.c
- ds_rotSouceAndSlope : naibrd_ds.c
- ds_setAngle : naibrd_ds.c
- DS_SetAngleMenu_Limits : ds_basic_ops.c
- ds_setPhaseOffset : naibrd_ds.c
- ds_setVoltage : naibrd_ds.c
- ds_signalLossThreshold : naibrd_ds.c
- ds_startRotation : naibrd_ds.c
- ds_status : naibrd_ds.c
- DS_STATUS_BAD : ds_basic_ops.c
- DS_STATUS_GOOD : ds_basic_ops.c
- ds_status_latch_rotation : naibrd_ds.c
- ds_status_realTime_rotation : naibrd_ds.c
- ds_stopAngle : naibrd_ds.c
- ds_stopRotation : naibrd_ds.c
- ds_synchroResolverSelect : naibrd_ds.c
- ds_test_verify : naibrd_ds.c
- ds_twoSpdRatio : naibrd_ds.c
- ds_wrapAngle : naibrd_ds.c
- dt_16_reg_current_reading : naibrd_dt.c
- dt_16_reg_current_share_cfg : naibrd_dt.c
- dt_16_reg_debounce_time : naibrd_dt.c
- dt_16_reg_io_format : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_pull_up_down_cfg : naibrd_dt.c
- dt_16_reg_pwm_enable : naibrd_dt.c
- dt_16_reg_pwm_mode : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_pwm_period : naibrd_dt.c
- dt_16_reg_pwm_polarity : naibrd_dt.c
- dt_16_reg_pwm_width : naibrd_dt.c
- dt_16_reg_read_io : naibrd_dt.c
- dt_16_reg_reset_overcurrent : naibrd_dt.c
- dt_16_reg_src_sink_current : naibrd_dt.c
- dt_16_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_bit_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_hilo_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_lohi_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_maxhi_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_mid_range_fault_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_minlo_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_status_overcurrent_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_16_reg_thresh : naibrd_dt.c
- dt_16_reg_thresh_lower : naibrd_dt.c
- dt_16_reg_thresh_maxhi : naibrd_dt.c
- dt_16_reg_thresh_minlo : naibrd_dt.c
- dt_16_reg_thresh_upper : naibrd_dt.c
- dt_16_reg_vcc_reading : naibrd_dt.c
- dt_16_reg_voltage_reading : naibrd_dt.c
- dt_16_reg_write_output : naibrd_dt.c
- dt_24_interrupt_num : naibrd_dt.c
- dt_24_reg_allchan : naibrd_dt.c
- dt_24_reg_current_reading : naibrd_dt.c
- dt_24_reg_debounce_time : naibrd_dt.c
- dt_24_reg_int_enable : naibrd_dt.c
- dt_24_reg_int_type : naibrd_dt.c
- dt_24_reg_io_format : naibrd_dt.c
- dt_24_reg_pull_up_down_cfg : naibrd_dt.c
- dt_24_reg_read_io : naibrd_dt.c
- dt_24_reg_reset_overcurrent : naibrd_dt.c
- dt_24_reg_src_sink_current : naibrd_dt.c
- dt_24_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_24_reg_thresh : naibrd_dt.c
- dt_24_reg_thresh_lower : naibrd_dt.c
- dt_24_reg_thresh_maxhi : naibrd_dt.c
- dt_24_reg_thresh_minlo : naibrd_dt.c
- dt_24_reg_thresh_upper : naibrd_dt.c
- dt_24_reg_vcc_reading : naibrd_dt.c
- dt_24_reg_voltage_reading : naibrd_dt.c
- dt_24_reg_write_output : naibrd_dt.c
- dt_48_reg_current_reading : naibrd_dt.c
- dt_48_reg_current_share_cfg : naibrd_dt.c
- dt_48_reg_debounce_time : naibrd_dt.c
- dt_48_reg_io_format : naibrd_dt.c
- dt_48_reg_pull_up_down_cfg : naibrd_dt.c
- dt_48_reg_read_io : naibrd_dt.c
- dt_48_reg_reset_overcurrent : naibrd_dt.c
- dt_48_reg_src_sink_current : naibrd_dt.c
- dt_48_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_bit_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_hilo_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_lohi_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_maxhi_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_mid_range_fault_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_minlo_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_status_overcurrent_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_48_reg_thresh : naibrd_dt.c
- dt_48_reg_thresh_lower : naibrd_dt.c
- dt_48_reg_thresh_maxhi : naibrd_dt.c
- dt_48_reg_thresh_minlo : naibrd_dt.c
- dt_48_reg_thresh_upper : naibrd_dt.c
- dt_48_reg_vcc_reading : naibrd_dt.c
- dt_48_reg_voltage_reading : naibrd_dt.c
- dt_48_reg_write_output : naibrd_dt.c
- DT_BasicInterruptMenuCmds : dt_basic_interrupt.c
- DT_BasicOpMenuCmds : dt_basic_ops.c
- DT_CF1_GEN5_CountDataResetRegAddr : naibrd_dt.c
- DT_CF1_GEN5_EnhancedModeSelectAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_CF1_GEN5_FIFO_CountRegAddr : naibrd_dt.c
- DT_CF1_GEN5_FIFO_DataRegAddr : naibrd_dt.c
- DT_CF1_GEN5_FIFO_ResetRegAddr : naibrd_dt.c
- DT_CF1_GEN5_FIFO_StatusRegAddr : naibrd_dt.c
- DT_CF1_GEN5_TimebaseIntervalRegAddr : naibrd_dt.c
- dt_cf1_reg_allchan : naibrd_dt.c
- dt_cf1_reg_debounce_time : naibrd_dt.c
- dt_cf1_reg_pull_up_down_cfg : naibrd_dt.c
- dt_cf1_reg_read_io : naibrd_dt.c
- dt_cf1_reg_src_sink_current : naibrd_dt.c
- dt_cf1_reg_thresh_lower : naibrd_dt.c
- dt_cf1_reg_thresh_maxhi : naibrd_dt.c
- dt_cf1_reg_thresh_minlo : naibrd_dt.c
- dt_cf1_reg_thresh_upper : naibrd_dt.c
- dt_cf1_reg_threshold : naibrd_dt.c
- dt_cf1_reg_vcc_reading : naibrd_dt.c
- dt_cf1_reg_voltage_reading : naibrd_dt.c
- DT_FIFO_MenuCmds : dt_measure.c
- DT_GEN5_CountDataRegAddr : naibrd_dt.c
- DT_GEN5_CountDataResetRegAddr : naibrd_dt.c
- DT_GEN5_EnhancedModeMappedPreRev10_2_Val : naibrd_dt_legacy.c
- DT_GEN5_EnhancedModeMappedVal : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_EnhancedModeSelectAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_EnhancedModeSelectPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_FIFO_CountRegAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_FIFO_DataRegAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_FIFO_ResetRegAddr : naibrd_dt.c
- DT_GEN5_FIFO_StatusRegAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_PWM_BurstCountRegAddr : naibrd_dt.c
- DT_GEN5_PWM_BurstCountRegPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_PWM_PeriodRegAddr : naibrd_dt.c
- DT_GEN5_PWM_PeriodRegPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_PWM_PulseWidthRegAddr : naibrd_dt.c
- DT_GEN5_PWM_PulseWidthRegPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_PWM_TriggerRegPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_PWMMasterSelectRegAddr : naibrd_dt_legacy.c
- DT_GEN5_PWMPolarityRegAddr : naibrd_dt.c, naibrd_dt_legacy.c
- DT_GEN5_PWMPolarityRegPreRev10_2_Addr : naibrd_dt_legacy.c
- DT_GEN5_TimebaseIntervalRegAddr : naibrd_dt.c
- DT_GEN5_TimerResetRegPreRev10_2_Addr : naibrd_dt_legacy.c
- dt_inbrd_gen5_PWM_polarity : naibrd_dt.c
- dt_inbrd_gen5_reg_current_reading : naibrd_dt.c
- dt_inbrd_gen5_reg_debounce_time : naibrd_dt.c
- dt_inbrd_gen5_reg_enh_enable : naibrd_dt.c
- dt_inbrd_gen5_reg_Enh_Period : naibrd_dt.c
- dt_inbrd_gen5_reg_fifo_count : naibrd_dt.c
- dt_inbrd_gen5_reg_fifo_read : naibrd_dt.c
- dt_inbrd_gen5_reg_fifo_status : naibrd_dt.c
- dt_inbrd_gen5_reg_io_format : naibrd_dt.c
- dt_inbrd_gen5_reg_mode : naibrd_dt.c
- dt_inbrd_gen5_reg_pattern_burst : naibrd_dt.c
- dt_inbrd_gen5_reg_pattern_ctrl : naibrd_dt.c
- dt_inbrd_gen5_reg_pattern_end_addr : naibrd_dt.c
- dt_inbrd_gen5_reg_pattern_period : naibrd_dt.c
- dt_inbrd_gen5_reg_pattern_start_addr : naibrd_dt.c
- dt_inbrd_gen5_reg_pull_up_down_cfg : naibrd_dt.c
- dt_inbrd_gen5_reg_PWM_burst_count : naibrd_dt.c
- dt_inbrd_gen5_reg_PWM_pulse_width : naibrd_dt.c
- dt_inbrd_gen5_reg_read_io : naibrd_dt.c
- dt_inbrd_gen5_reg_reset_fifo_cfg : naibrd_dt.c
- dt_inbrd_gen5_reg_reset_ovcurrent_cfg : naibrd_dt.c
- dt_inbrd_gen5_reg_reset_timer_cfg : naibrd_dt.c
- dt_inbrd_gen5_reg_src_sink_current : naibrd_dt.c
- dt_inbrd_gen5_reg_status : naibrd_dt.c
- dt_inbrd_gen5_reg_threshold : naibrd_dt.c
- dt_inbrd_gen5_reg_threshold_lower : naibrd_dt.c
- dt_inbrd_gen5_reg_threshold_maxhi : naibrd_dt.c
- dt_inbrd_gen5_reg_threshold_minlo : naibrd_dt.c
- dt_inbrd_gen5_reg_threshold_upper : naibrd_dt.c
- dt_inbrd_gen5_reg_vcc_reading : naibrd_dt.c
- dt_inbrd_gen5_reg_voltage_reading : naibrd_dt.c
- dt_inbrd_gen5_reg_write_output : naibrd_dt.c
- dt_inbrd_mod_non_status_offset : naibrd_dt.c
- dt_inbrd_mod_status_offset : naibrd_dt.c
- dt_inbrd_reg_allchan : naibrd_dt.c
- dt_inbrd_reg_int_enable : naibrd_dt.c
- dt_inbrd_reg_int_type : naibrd_dt.c
- dt_ka_reg_debounce_time : naibrd_dt.c
- dt_ka_reg_io_format : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_pwm_enable : naibrd_dt.c
- dt_ka_reg_pwm_mode : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_pwm_period : naibrd_dt.c
- dt_ka_reg_pwm_polarity : naibrd_dt.c
- dt_ka_reg_pwm_width : naibrd_dt.c
- dt_ka_reg_read_io : naibrd_dt.c
- dt_ka_reg_reset_overcurrent : naibrd_dt.c
- dt_ka_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_bit_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_hilo_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_lohi_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_maxhi_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_mid_range_fault_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_minlo_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_status_overcurrent_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_ka_reg_thresh : naibrd_dt.c
- dt_ka_reg_thresh_lower : naibrd_dt.c
- dt_ka_reg_thresh_maxhi : naibrd_dt.c
- dt_ka_reg_thresh_minlo : naibrd_dt.c
- dt_ka_reg_thresh_upper : naibrd_dt.c
- dt_ka_reg_write_output : naibrd_dt.c
- dt_kb_reg_io_format : naibrd_dt.c
- dt_kb_reg_pullupdown_cfg : naibrd_dt.c
- dt_kb_reg_read_io : naibrd_dt.c
- dt_kb_reg_reset_overcurrent : naibrd_dt.c
- dt_kb_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_bit_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_hilo_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_lohi_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_maxhi_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_midrange_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_minlo_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_status_overcurrent_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_kb_reg_thresh : naibrd_dt.c
- dt_kb_reg_thresh_lower : naibrd_dt.c
- dt_kb_reg_thresh_maxhi : naibrd_dt.c
- dt_kb_reg_thresh_minlo : naibrd_dt.c
- dt_kb_reg_thresh_upper : naibrd_dt.c
- dt_kb_reg_voltage_reading : naibrd_dt.c
- dt_kb_reg_write_output : naibrd_dt.c
- DT_ModulePowerResetMenuCmds : dt_basic_ops.c
- DT_PatternGen_MenuCmds : dt_pattern_gen.c
- dt_pd_reg_debounce_time : naibrd_dt.c
- dt_pd_reg_gndswitch_cfg : naibrd_dt.c
- dt_pd_reg_io_format : naibrd_dt.c
- dt_pd_reg_pullupdown_cfg : naibrd_dt.c
- dt_pd_reg_read_io : naibrd_dt.c
- dt_pd_reg_reset_overcurrent : naibrd_dt.c
- dt_pd_reg_status : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_bit_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_hilo_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_lohi_trans_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_maxhi_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_midrange_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_minlo_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_status_overcurrent_latched : naibrd_dt.c, naibrd_dt_legacy.c
- dt_pd_reg_thresh : naibrd_dt.c
- dt_pd_reg_thresh_lower : naibrd_dt.c
- dt_pd_reg_thresh_maxhi : naibrd_dt.c
- dt_pd_reg_thresh_minlo : naibrd_dt.c
- dt_pd_reg_thresh_upper : naibrd_dt.c
- dt_pd_reg_voltage_reading : naibrd_dt.c
- dt_pd_reg_write_output : naibrd_dt.c
- DT_PWM_MenuCmds : dt_pwm.c
- DT_SummaryMenuCmds : dt_summary.c
- DT_WatchdogOpMenuCmds : dt_basic_ops.c